### **General Description** The 8430S10I-03 is a PLL-based clock generator specifically designed for Cavium Networks SoC processors. This high performance device is optimized to generate the processor core reference clock, the DDR reference clocks, the PCI/PCI-X bus clocks, and the clocks for both the Gigabit Ethernet MAC and PHY. The clock generator offers low-jitter, low-skew clock outputs, and edge rates that easily meet the input requirements for the CN30XX/CN31XX/CN38XX/CN58XX processors. The output frequencies are generated from a 25MHz external input source or an external 25MHz parallel resonant crystal. The extended temperature range of the 8430S10I-03 supports telecommunication, networking, and storage requirements. # **Applications** - Systems using Cavium Processors - CPE Gateway Design - Home Media Servers - 802.11n AP or Gateway - Soho Secure Gateway - Soho SME Gateway - Wireless Soho and SME VPN Solutions - Wired and Wireless Network Security - Web Servers and Exchange Servers ### **Features** - One selectable differential output pair for DDR 533/400/667, LVPECL, LVDS interface levels - Nine LVCMOS/ LVTTL outputs, 23Ω typical output impedance - Selectable external crystal or differential input source - Crystal oscillator interface designed for 25MHz, parallel resonant crystal - Differential input pair (PCLK, nPCLK) accepts LVPECL, LVDS, CML, SSTL input levels - Internal resistor bias on nPCLK pin allows the user to drive PCLK input with external single-ended (LVCMOS/LVTTL) input levels - Power supply modes: CORE / OUTPUT 3.3V / 3.3V LVDS, LVPECL, LVCMOS 3.3V / 2.5V LVCMOS - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package ### Pin Assignment # **Block Diagram** # **Table 1. Pin Descriptions** | Number | Name | 7 | Гуре | Description | |------------------------------|-----------------------|-----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 13, 23 | $V_{DD}$ | Power | | Core supply pins. | | 2 | nOE_D | Input | Pulldown | Active LOW output enable for Bank D outputs. When logic HIGH, the outputs are high impedance (HI-Z). When logic LOW, the outputs are enabled. LVCMOS/LVTTL interface levels. | | 3, 12, 30, 31,<br>39, 42, 46 | GND | Power | | Power supply ground. | | 4 | nPLL_SEL | Input | Pulldown | PLL bypass. When LOW, PLL is enabled. When HIGH, PLL is bypassed. LVCMOS/LVTTL interface levels. | | 5,<br>6 | XTAL_IN,<br>XTAL_OUT | Input | | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. | | 7 | nXTAL_SEL | Input | Pulldown | Selects XTAL input when LOW. Selects differential clock (PCLK, nPCLK) input when HIGH. LVCMOS/LVTTL interface levels. | | 8 | PCLK | Input | Pulldown | Non-inverting differential clock input. | | 9 | nPCLK | Input | Pullup/<br>Pulldown | Inverting differential clock input. Internal resistor bias to V <sub>DD</sub> /2. | | 10 | nOE_C | Input | Pulldown | Active LOW output enable for Bank C output. When logic HIGH, the output is high impedance (HI-Z). When logic LOW, QC output is enabled. LVCMOS/LVTTL interface levels. | | 11 | nOE_B | Input | Pulldown | Active LOW output enable for Bank B outputs. When logic HIGH, the outputs are high impedance (HI-Z). When logic LOW, the outputs are enabled. LVCMOS/LVTTL interface levels. | | 14 | nOE_A | Input | Pulldown | Active LOW output enable for Bank A outputs. LVCMOS/LVTTL interface levels. | | 15,<br>16 | SPI_SEL1,<br>SPI_SEL0 | Input | Pulldown | Selects the SPI PLL clock reference frequency. See Table 3D. | | 17,<br>18 | PCI_SEL1,<br>PCI_SEL0 | Input | Pulldown | Selects the PCI, PCI-X reference clock output frequency. See Table 3C. LVCMOS/LVTTL interface levels. | | 19,<br>20 | DDR_SEL1,<br>DDR_SEL0 | Input | Pulldown | Selects the DDR reference clock output frequency. See Table 3B. LVCMOS/LVTTL interface levels. | | 21, 22 | nQA, QA | Output | | Differential output pair. Selectable between LVPECL and LVDS interface levels. | | 24 | $V_{DDA}$ | Power | | Analog supply pin. | | 25, 28 | $V_{DDO\_B}$ | Power | | Bank B output supply pins. 3.3 V or 2.5V supply. | | 26, 27 | QB1, QB0 | Output | | Single-ended Bank B outputs. LVCMOS/LVTTL interface levels. | | 29 | nOE_REF | Input | Pulldown | Active LOW output enabled. When logic HIGH, the QREF[2:0] outputs are high impedance (HI-Z). When logic LOW, the QREF[2:0] outputs are enabled. LVCMOS/ LVTTL interface levels. | | 32 | CORE_SEL | Input | Pulldown | Selects the processor core clock output frequency. The output frequency is 50MHz when LOW, and 33.333MHz when HIGH. See Table 3A. LVCMOS/LVTTL interface levels. | | 33, 34 | QD1, QD0 | Output | | Single-end Bank D outputs. LVCMOS/LVTTL interface levels. | | 35 | QC | Output | | Single-end Bank C output. LVCMOS/LVTTL interface levels. | | 36 | V <sub>DDO_CD</sub> | Power | | Bank C and Bank D output supply pin. 3.3 V or 2.5V supply. | | Pin description | s continue on the | next page | э. | | | Number | Name | ٦ | Гуре | Description | | |------------------|---------------------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 37 | $V_{DDO\_E}$ | Power | | Bank E output supply pin. 3.3 V or 2.5V supply. | | | 38 | QE | Output | | Single-end Bank E output. LVCMOS/LVTTL interface levels. | | | 40 | nLVDS_SEL | Input | Pulldown | Selects between LVDS and LVPECL interface levels on differential output pair QA and nQA. When LOW, LVDS levels are selected. When HIGH, LVPECL levels are selected. See Table 3E. | | | 41, 48 | V <sub>DDO_REF</sub> | Power | | Bank QREF output supply pins. 3.3 V or 2.5V supply. | | | 43,<br>44,<br>45 | QREF2,<br>QREF1,<br>QREF0 | Output | | Single-ended reference clock outputs. LVCMOS/LVTTL interface levels. | | | 47 | nOE_E | Input | Pulldown | Active LOW output enable for Bank E output. When logic HIGH, the output is high impedance (HI-Z). When logic LOW, the output is enabled. LVCMOS/LVTTL interface levels. | | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. **Table 2. Pin Characteristics** | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|------------------------------------------|-------------------------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 2 | | pF | | C | Power Dissipation Capacitance (per output) | | $V_{DD}, V_{DDO_X} = 3.465V$ | | 10 | | pF | | C <sub>PD</sub> | | | V <sub>DD</sub> = 3.465V, V <sub>DDO_X</sub> = 2.625V | | 10 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | | 51 | | kΩ | | В | Output Impodance | QB[0:1], QC,<br>QD[0:1], QE<br>QREF[0:2] | V <sub>DDO_X</sub> = 3.465V | | 23 | | Ω | | R <sub>OUT</sub> | Output Impedance | QB[0:1], QC,<br>QD[0:1], QE<br>QREF[0:2] | V <sub>DDO_X</sub> = 2.625V | | 26 | | Ω | NOTE: $V_{DDO\_X}$ denotes $V_{DDO\_B}$ , $V_{DDO\_CD}$ , $V_{DDO\_E}$ and $V_{DDO\_REF}$ . # **Function Tables** ### **Table 3A. Control Input Function Table** | Input | Output Frequency | |----------|------------------| | CORE_SEL | QB[0:1] | | 0 | 50MHz (default) | | 1 | 33.333MHz | ### **Table 3B. Control Input Function Table** | Inp | Output Frequency | | |-------------------|------------------|----------------------| | DDR_SEL1 DDR_SEL0 | | QA, nQA | | 0 | 0 | 133.333MHz (default) | | 0 1 | | 100.000MHz | | 1 | 0 | 83.333MHz | | 1 | 1 | 125.000MHz | ### **Table 3C. Control Input Function Table** | Inp | Output Frequency | | |-------------------|------------------|----------------------| | PCI_SEL1 PCI_SEL0 | | QC | | 0 | 0 | 133.333MHz (default) | | 0 1 | | 100.000MHz | | 1 | 0 | 66.6667MHz | | 1 | 1 | 33.333MHz | ### **Table 3D. Control Input Function Table** | Inp | Output Frequency | | |-------------------|------------------|----------------------| | SPI_SEL1 SPI_SEL0 | | QD[0:1] | | 0 | 0 | 100.000MHz (default) | | 0 | 1 | 125.000MHz | | 1 | 0 | 80.000MHz | **Table 3E. Control Input Function Table** | Input | Output Levels | |-----------|----------------| | nLVDS_SEL | QA, nQA | | 0 | LVDS (default) | | 1 | LVPECL | # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |-------------------------------------------------------------------------|----------------------------------------------------------| | Supply Voltage, V <sub>DD</sub> | 4.6V | | Inputs, V <sub>I</sub> XTAL_IN Other Inputs | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V | | Outputs, V <sub>O</sub> (LVCMOS) | -0.5V to V <sub>DD</sub> + 0.5V | | Outputs, I <sub>O</sub> (LVDS)<br>Continuous Current<br>Surge Current | 10mA<br>15mA | | Outputs, I <sub>O</sub> (LVPECL)<br>Continuous Current<br>Surge Current | 50mA<br>100mA | | Package Thermal Impedance, $\theta_{JA}$ | 33.1°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ### **DC Electrical Characteristics** Table 4A. LVCMOS Power Supply DC Characteristics, $V_{DD} = V_{DDO} \ \chi = 3.3 V \pm 5\%$ , $T_A = -40 ^{\circ} C$ to $85 ^{\circ} C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------|------------------------|------------------------|---------|----------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> - 0.20 | 3.3 | $V_{DD}$ | V | | $V_{DDO\_X}$ | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 150 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 20 | mA | | I <sub>DDO_X</sub> | Output Supply Current | No Load, nLVDS_SEL = 0 | | | 39 | mA | NOTE: V<sub>DDO\_X</sub> denotes V<sub>DDO\_B</sub>, V<sub>DDO\_CD</sub> and V<sub>DDO\_REF</sub>. Table 4B. LVCMOS Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO\_X} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------|------------------------|------------------------|---------|----------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> - 0.20 | 3.3 | $V_{DD}$ | V | | $V_{DDO\_X}$ | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | $I_{DD}$ | Power Supply Current | | | | 150 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 20 | mA | | I <sub>DDO_X</sub> | Output Supply Current | No Load, nLVDS_SEL = 0 | | | 27 | mA | NOTE: V<sub>DDO\_X</sub> denotes V<sub>DDO\_B</sub>, V<sub>DDO\_CD</sub> and V<sub>DDO\_REF</sub>. # Table 4C. LVPECL Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|----------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> - 0.20 | 3.3 | $V_{DD}$ | V | | I <sub>GND</sub> | Power Supply Current | nLVDS_SEL = 1 | | | 186 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 20 | mA | # Table 4D. LVDS Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%, \, T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|----------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> - 0.20 | 3.3 | $V_{DD}$ | V | | I <sub>DD</sub> | Power Supply Current | nLVDS_SEL = 0 | | | 150 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 20 | mA | # $\textbf{Table 4E. LVCMOS/LVTTL DC Characteristics}, \ V_{DD} = 3.3V \pm 5\%, \ V_{DDO\_X} = 3.3V \pm 5\% \ or \ 2.5V \pm 5\%, \ T_{A} = -40^{\circ}C \ to \ 85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2.2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Volta | age | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input<br>High Current | DDR_SEL[0:1], nPLL_SEL, nLVDS_SEL, PCI_SEL[0:1], nOE_REF, SPI_SEL[0:1], nOE_[A:E], nXTAL_SEL, CORE_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μА | | I <sub>IL</sub> | Input<br>Low Current | DDR_SEL[0:1], nPLL_SEL, nLVDS_SEL, PCI_SEL[0:1], nOE_REF, SPI_SEL[0:1], nOE_[A:E], nXTAL_SEL, CORE_SEL | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10 | | | μА | | V | Output High Vo | oltago | $V_{DDO_X} = 3.465V,$<br>$I_{OH} = -12mA$ | 2.6 | | | V | | V <sub>OH</sub> | Output High Vo | Jilage | $V_{DDO_X} = 2.625V,$<br>$I_{OH} = -12mA$ | 1.8 | | | V | | V. | Output Low Vo | Ntogo | $V_{DDO_X} = 3.465V,$ $I_{OL} = 12mA$ | | | 0.65 | V | | V <sub>OL</sub> | Output Low Voltage | | $V_{DDO_X} = 2.625V,$ $I_{OL} = 12mA$ | | | 0.55 | V | NOTE: $V_{DDO\_X}$ denotes $V_{DDO\_B}$ , $V_{DDO\_CD}$ , $V_{DDO\_E}$ and $V_{DDO\_REF}$ . Table 4F. LVPECL DC Characteristics, $V_{DD}=3.3V\pm5\%,\,T_{A}=\text{-}40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------------------|-----------------------------|------------------------------------------------|------------------------------------------------|-----------------------|---------|-----------------------|-------| | I <sub>IH</sub> | Input High Current | PCLK, nPCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | I <sub>IL</sub> Input Low Current | PCLK | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10 | | | μA | | | | input Low Current | nPCLK | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μA | | V <sub>PP</sub> | Peak-to-Peak Voltage | | | 0.3 | | 1.0 | V | | V <sub>CMR</sub> | Common Mode Input | Voltage; NOTE 1 | | GND + 1.5 | | $V_{DD}$ | V | | V <sub>OH</sub> | Output High Voltage; NOTE 2 | | | V <sub>DD</sub> – 1.4 | | V <sub>DD</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 2 | | | V <sub>DD</sub> – 2.0 | | V <sub>DD</sub> – 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output | t Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Common mode input voltage is defined as $V_{IH}$ . NOTE 2: Outputs terminated with $50\Omega$ to $V_{DD}-2V$ . Table 4G. LVDS DC Characteristics, $V_{DD}=3.3V\pm5\%,\,T_{A}=-40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 300 | | 600 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>OS</sub> | Offset Voltage | | 1.04 | 1.14 | 1.24 | V | | ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | ### **Table 5. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | | 25 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | NOTE: Characterized using an 18pF parallel resonant crystal. # **AC Electrical Characteristics** Table 6. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO\_X} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------|---------|----------------------------|---------|---------|---------|-------| | | | QA, nQA | DDR_SEL[1:0] = 00 | | 133.333 | | MHz | | | | QA, nQA | DDR_SEL[1:0] = 01 | | 100 | | MHz | | | | QA, nQA | DDR_SEL[1:0] = 10 | | 83.333 | | MHz | | | | QA, nQA | DDR_SEL[1:0] = 11 | | 125 | | MHz | | | | QBx | CORE_SEL = 0 | | 50 | | MHz | | | | QBx | CORE_SEL = 1 | | 33.333 | | MHz | | | | QC | PCI_SEL[1:0] = 00 | | 133.333 | | MHz | | f <sub>OUT</sub> | Output Frequency | QC | PCI_SEL[1:0] = 01 | | 100 | | MHz | | | | QC | PCI_SEL[1:0] = 10 | | 66.667 | | MHz | | | | QC | PCI_SEL[1:0] = 11 | | 33.333 | | MHz | | | | QDx | SPI_SEL[1:0] = 00 | | 100 | | MHz | | | | QDx | SPI_SEL[1:0] = 01 | | 125 | | MHz | | | | QDx | SPI_SEL[1:0] = 10 | | 80 | | MHz | | | | QE | | | 125 | | MHz | | | | QREFx | | | 25 | | MHz | | tsk(b) | Bank Skew; NOTE 1, 2 | QREFx | Using PCLK, nPCLK | | | 25 | ps | | tsk(pp) | Part-to-Part Skew;<br>NOTE 2, 3 | QREFx | Using PCLK, nPCLK | | | 350 | ps | | tjit(Ø) | RMS Phase Jitter,<br>(Random); NOTE 5 | QREFx | 25MHz (10kHz to 5MHz) | | 0.637 | | ps | | ıjıı(Ø) | | QE | 125MHz (1.875MHz to 20MHz) | | 0.557 | | ps | | | | | 133.33MHz; NOTE 6 | | | 115 | ps | | | | | 100MHz; NOTE 7 | | | 115 | ps | | | | QA, nQA | 133.33MHz; NOTE 8 | | | 115 | ps | | | | | 100MHz; NOTE 9 | | | 115 | ps | | | | | 83.33MHz; NOTE 10 | | | 115 | ps | | | | | 50MHz; NOTE 6 | | | 95 | ps | | | | | 50MHz; NOTE 7 | | | 95 | ps | | | | QBx | 50MHz; NOTE 8 | | | 95 | ps | | | <b>D</b> : 1 !!!! ( 1 1 ) | | 50MHz; NOTE 9 | | | 95 | ps | | tjit(per) | Period Jitter (pk-pk);<br>NOTE 4, 11 | | 50MHz; NOTE 10 | | | 95 | ps | | | 1, 11 | QC | 133.33MHz; NOTE 6 | | | 90 | ps | | | | QC | 133.33MHz; NOTE 9 | | | 90 | ps | | | | | 100MHz; NOTE 7 | | | 95 | ps | | | | QDx | 125MHz; NOTE 8 | | | 95 | ps | | | | | 125MHz; NOTE 10 | | | 95 | ps | | | | | 125MHz; NOTE 6 | | | 90 | ps | | | | QE | 125MHz; NOTE 8 | | | 90 | ps | | | | QE. | 125MHz; NOTE 9 | | | 90 | ps | | | | 1 | 125MHz; NOTE 10 | | | 90 | ps | | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|--------------------------------------|-------------------------------|-------------------|---------|---------|---------|-------| | | | | 133.33MHz; NOTE 6 | | | 30 | ps | | | | | 100MHz; NOTE 7 | | | 30 | ps | | tjit(hper) | RMS Half-Period Jitter;<br>NOTE 2, 4 | QA, nQA | 133.33MHz; NOTE 8 | | | 30 | ps | | | 110122, 4 | | 100MHz; NOTE 9 | | | 30 | ps | | | | | 83.33MHz; NOTE 10 | | | 30 | ps | | | Output Rise/Fall Time | QA, nQA | | 150 | | 350 | ps | | t <sub>R</sub> / t <sub>F</sub> | | QBx, QC,<br>QDx, QE,<br>QREFx | 10% to 90% | 200 | | 900 | ps | | | | QA, nQA | | 48 | | 52 | % | | odc | Output Duty Cycle | QBx, QC,<br>QE, QREFx | | 48 | | 52 | % | | | | QDx | | 48 | | 52 | % | | t <sub>LOCK</sub> | Lock Time | | | | | 55 | ms | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. - NOTE: All parameters measured at maximum f<sub>OUT</sub>, unless noted otherwise. - NOTE: All parameters are characterized using crystal input, unless noted otherwise. - NOTE: $V_{DDO\_X}$ denotes $V_{DDO\_B}$ , $V_{DDO\_CD}$ , $V_{DDO\_E}$ and $V_{DDO\_REF}$ . NOTE 1: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions. - NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. - NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DDO\_REF</sub>/2. - NOTE 4: This parameter is measured at the crosspoint for differential and V<sub>DDO\_X</sub> /2 single-ended signals. - NOTE 5: Refer to the phase noise plot. - NOTE 6: DDR\_SEL[1:0] = 00: QA, nQA = 133.33MHz, QBx = 50MHz, QC = 133.33MHz, QDx = OFF, QE = 125MHz and QREFx = 25MHz. - NOTE 7: DDR\_SEL[1:0] = 01: QA, nQA = 100MHz, QBx = 50MHz, QC = OFF, QDx = 100MHz, QE = OFF and QREFx = 25MHz. - NOTE 8: DDR\_SEL[1:0] = 00: QA, nQA = 133.33MHz, QBx = 50MHz, QC = OFF, QDx = 125MHz, QE = 125MHz and QREFx = 25MHz. - NOTE 9: DDR\_SEL[1:0] = 01: QA, nQA = 100MHz, QBx = 50MHz, QC = 133.33MHz, QDx = OFF, QE = 125MHz and QREFx = 25MHz. - NOTE 10: DDR SEL[1:0] = 10: QA, nQA = 83.33MHz, QBx = 50MHz, QC = OFF, QDx = 125MHz, QE = 125MHz and QREFx = 25MHz. - NOTE 11: This parameter is measured at 10K cycles. # Typical Phase Noise at 125MHz (QE output) Offset Frequency (Hz) # Typical Phase Noise at 25MHz (QREF output) Offset Frequency (Hz) # **Parameter Measurement Information** 3.3V Core/3.3V LVCMOS Output Load AC Test Circuit 3.3V Core/2.5V LVCMOS Output Load AC Test Circuit 3.3V Core/3.3V LVPECL Output Load AC Test Circuit 3.3V Core/3.3V LVDS Output Load AC Test Circuit **Differential Input Level** **LVCMOS Part-to-Part Skew** # **Parameter Measurement Information, continued** Period Jitter, Peak-to-Peak Differential Output Duty Cycle/Pulse Width/Period **RMS Phase Jitter** **Half Period Jitter** LVCMOS Output Duty Cycle/Pulse Width/Period **LVCMOS Bank Skew** # **Parameter Measurement Information, continued** **LVDS Output Rise/Fall Time** QBx, QC, QDx, QE, QREFx 10% LVPECL Output Rise/Fall Time LVCMOS Output Rise/Fall Time **Lock Time** **Offset Voltage Setup** **Differential Output Voltage Setup** ### **Applications Information** ### **Recommendations for Unused Input and Output Pins** ### Inputs: #### PCLK/nPCLK Inputs For applications not requiring the use of the differential input, both PCLK and nPCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from PCLK to ground. #### **Crystal Inputs** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_IN to ground. #### **LVCMOS Control Pins** All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ### **Outputs:** ### **LVPECL Outputs** The unused LVPECL output pair can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ### **LVDS Outputs** The unused LVDS output pair can be either left floating or terminated with $100\Omega$ across. If they are left floating, there should be no trace attached. #### **LVCMOS Outputs** All unused LVCMOS output can be left floating. There should be no trace attached. ### Wiring the Differential Input to Accept Single-Ended Levels Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_{REF} = V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_{REF}$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set $V_{REF}$ at 1.25V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{IL}$ cannot be less than -0.3V and $V_{IH}$ cannot be more than $V_{DD}$ + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a differential signal. Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels ### 3.3V LVPECL Differential Clock Input Interface The PCLK /nPCLK accepts LVPECL, LVDS, CML, SSTL and other differential signals. The differential signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figures 2A to 2E show interface examples for the PCLK/ nPCLK input driven by the most common driver types. Figure 2A. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple Figure 2C. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver Figure 2E. PCLK/nPCLK Input Driven by a CML Driver The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 2B. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver Figure 2D. PCLK/nPCLK Input Driven by a 3.3V SSTL Driver ### Overdriving the XTAL Interface The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega.$ This can also be accomplished by removing R1 and making R2 $50\Omega.$ By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal. Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface ### Termination for 3.3V LVPECL Outputs The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as quidelines. The differential output pair is low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination #### **LVDS Driver Termination** A general LVDS interface is shown in Figure 5. Standard termination for LVDS type output structure requires both a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission line environment. In order to avoid any transmission line reflection issues, the $100\Omega$ resistor must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 5 can be used with either type of output structure. If using a non-standard termination, it is recommended to contact IDT and confirm if the output is a current source or a voltage source type structure. In addition, since these outputs are LVDS compatible, the amplitude and common mode input range of the input receivers should be verified for compatibility with the output. Figure 5. Typical LVDS Driver Termination #### **EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 6*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) ### **Application Schematic** Figure 7 shows an example of 8430S10I-03 application schematic. In this example, the device is operated at $V_{DD} = V_{DDA} = V_{DDO\_B} = V_{DDO\_CD} = V_{DDO\_E} = V_{DDO\_REF} = 3.3V$ . An 18pF parallel resonant 25MHz crystal is used. The load capacitance C1 = 18pF and C2 = 18pF are recommended for frequency accuracy. Depending on the parasitics of the printed circuit board layout, these values might require a slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used. This will require adjusting C1 and C2. For this device, the crystal load capacitors are required for proper operation. As with any high speed analog circuitry, the power supply pins are vulnerable to noise. To achieve optimum jitter performance, power supply isolation is required. The 8430S10I-03 provides separate power supplies to isolate from coupling into the internal PLL. In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1uF capacitor in each power pin filter should be placed on the device side of the PCB and the other components can be placed on the opposite side. Figure 7. 8430S10I-03 Schematic Example Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supply frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitances in the local area of all devices. The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure the logic control inputs are properly set. ### **Power Considerations (LVCMOS/LVDS Outputs)** This section provides information on power dissipation and junction temperature for the 8430S10I-03. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 8430S10I-03 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. #### **Core and LVDS Output Power Dissipation** • Power (core, LVDS) = $V_{DD\ MAX}$ \* ( $I_{DD} + I_{DDA}$ ) = 3.465V \* (150mA + 20mA) = **589.05mW** #### **LVCMOS Output Power Dissipation** - Dynamic Power Dissipation at 133.33MHz Power (133.33MHz) = $C_{PD}$ \* Frequency \* $(V_{DDO})^2$ = 10pF \* 133.33MHz \* $(3.465V)^2$ = **16mW per output** Total Power (133.33MHz) = 16mW \* 1 = **16mW** - Power(125MHz) = 10pF \* 125MHz \* (3.465V)<sup>2</sup> = 15mW per output Total Power (125MHz) = 15mW \* 3 = 45mW - Dynamic Power Dissipation at 25MHz Power (25MHz) = $C_{PD}$ \* Frequency \* $(V_{DDO})^2$ = 10pF \* 25MHz \* $(3.465V)^2$ = **3mW per output**Total Power (25MHz) = 3mW \* 3 = 9mW ``` Power (50MHz) = C_{PD} * Frequency * (V_{DDO})^2 = 10pF * 50MHz * (3.465V)^2 = 6mW per output Total Power (50MHz) = 6mW * 2 = 12mW ``` #### **Total Power Dissipation** - Total Power - = Power (core, LVDS) + Total Power (133.33MHz) + Total Power (125MHz) + Total Power (25MHz) + Total Power (50MHz) = 589.05mW + 16mW + 45mW + 9mW + 12mW - = 671.05mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{\mathsf{JA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 33.1°C/W per Table 7A below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.671\text{W} * 33.1^{\circ}\text{C/W} = 107.2^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board. Table 7A. Thermal Resistance $\theta_{JA}$ for 48 Lead TQFP, EPAD Forced Convection | $\theta_{JA}$ Vs. Air Flow | | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 27.2°C/W | 25.7°C/W | | | | | ### **Power Considerations (LVCMOS/LVPECL Outputs)** This section provides information on power dissipation and junction temperature for the 8430S10I-03. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 8430S10I-03 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. #### **Core and LVPECL Output Power Dissipation** - Power (core) MAX = V<sub>DD MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 186mA = 644.49mW - Power (output) MAX = 30mW/Loaded Output Pair #### **LVCMOS Output Power Dissipation** - Dynamic Power Dissipation at 133.33MHz Power (133.33MHz) = $C_{PD}$ \* Frequency \* $(V_{DDO})^2$ = 10pF \* 133.33MHz \* $(3.465V)^2$ = **16mW per output Total Power** (133.33MHz) = 16mW \* 1 = **16mW** - Power(125MHz) = 10pF \* 125MHz \* (3.465V)<sup>2</sup> = 15mW per output Total Power (125MHz) = 15mW \* 3 = 45mW - Dynamic Power Dissipation at 25MHz ``` Power (25MHz) = C_{PD} * Frequency * (V_{DDO})^2 = 10pF * 25MHz * (3.465V)^2 = 3mW per output Total Power (25MHz) = 3mW * 3 = 9mW ``` ``` Power (50MHz) = C_{PD} * Frequency * (V_{DDO})^2 = 10pF * 50MHz * (3.465V)^2 = 6mW per output Total Power (50MHz) = 6mW * 2 = 12mW ``` #### **Total Power Dissipation** - Total Power - = Power (core, LVPECL) + Total Power (133.33MHz) + Total Power (125MHz) + Total Power (25MHz) + Total Power (50MHz) - = 644.49mW + 16mW + 45mW + 9mW + 12mW - = 726.49mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 33.1°C/W per Table 7B below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.727\text{W} * 33.1^{\circ}\text{C/W} = 109.1^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board. Table 7B. Thermal Resistance $\theta_{JA}$ for 48 Lead TQFP, EPAD Forced Convection | θ <sub>JA</sub> Vs. Air Flow | | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 27.2°C/W | 25.7°C/W | | | | | #### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pairs. The LVPECL output driver circuit and termination are shown in Figure 8. Figure 8. LVPECL Driver Circuit and Termination To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{DD} - 2V$ . - For logic high, $V_{OUT} = V_{OH\_MAX} = V_{DD\_MAX} 0.9V$ $(V_{DD\_MAX} - V_{OH\_MAX}) = 0.9V$ - For logic low, $V_{OUT} = V_{OL\_MAX} = V_{DD\_MAX} 1.7V$ $(V_{DD\_MAX} - V_{OL\_MAX}) = 1.7V$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{DD\_MAX} - 2V))/R_L] * (V_{DD\_MAX} - V_{OH\_MAX}) = [(2V - (V_{DD\_MAX} - V_{OH\_MAX}))/R_L] * (V_{DD\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{DD\_MAX} - 2V))/R_L] * (V_{DD\_MAX} - V_{OL\_MAX}) = [(2V - (V_{DD\_MAX} - V_{OL\_MAX}))/R_L] * (V_{DD\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = \textbf{10.2mW}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # **Reliability Information** # Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 48 Lead TQFP, EPAD | $\theta_{JA}$ vs. Air Flow | | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 27.2°C/W | 25.7°C/W | | | | | ### **Transistor Count** The transistor count for 8430S10I-03 is: 9,291 # **Package Outline and Package Dimensions** Package Outline - Y Suffix for 48 Lead TQFP, EPAD Table 9. Package Dimensions 48L TQFP, EPAD | JEDEC Variation: ABC - HD All Dimensions in Millimeters | | | | | | | | | | | |---------------------------------------------------------|---------|-------------------------|------|--|--|--|--|--|--|--| | Symbol | Minimum | Minimum Nominal Maximum | | | | | | | | | | N | | 48 | | | | | | | | | | Α | | | 1.20 | | | | | | | | | A1 | 0.05 | 0.10 | 0.15 | | | | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | | | | С | 0.09 | | 0.20 | | | | | | | | | D&E | | 9.00 Basic | | | | | | | | | | D1 & E1 | | 7.00 Basic | | | | | | | | | | D2 & E2 | | 5.50 Ref. | | | | | | | | | | D3 & E3 | | 3.5 | | | | | | | | | | е | | 0.5 Basic | | | | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | | | | θ | 0° | | 7° | | | | | | | | | ccc | | | 0.08 | | | | | | | | Reference Document: JEDEC Publication 95, MS-026 # **Ordering Information** # **Table 10. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|---------------| | 8430S10BYI-03LF | ICS0S10BI03L | "Lead-Free" 48 TQFP, EPAD | Tray | -40°C to 85°C | | 8430S10BYI-03LFT | ICS0S10BI03L | "Lead-Free" 48 TQFP, EPAD | Tape & Reel | -40°C to 85°C | # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-------|------|------------------------------------------------------------------------------------------|---------| | А | T6 | 9 | AC Characteristics Table - deleted Cycle-to-Cycle Jitter specs Per PCN #532. | 2/22/11 | | | | 14 | Parameter Measurement Information, deleted Cycle-to-Cycle Jitter diagrams. | | | А | T10 | 29 | Ordering Information - Removed quantity from tape and reel. Deleted LF note below table. | | | | | | Removed ICS where needed. | 10/5/16 | | | | | Updated header and footer. | | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support www.IDT.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Integrated Device Technology, Inc.. All rights reserved.