

## DUAL INTENSITY, LINEAR CURRENT DRIVER FOR RCL

#### January 2016

#### **GENERAL DESCRIPTION**

The IS32LT3180 is an eight channel linear current regulator for automotive rear tail light applications such as RCL (Rear Combination Lamps) and CHMSL (Center High Mounted Stop Lamps). It is fully programmable with two LED brightness levels for the different intensity requirements of "stop" bright (DC mode) and "tail" dim (PWM mode).

A logic level at the PWM pin is used to select between the tail and stop output conditions. The stop condition provides the highest intensity output, while the tail condition utilizes an internally generated PWM signal to reduce the intensity of the LEDs' light output.

The sink current at the OUTx pins is easily set with a single resistor at the STOP pin. A second resistor at the TAIL pin sets the duty cycle of the internal PWM oscillator for dimming (less bright) the LED output when operating in the tail condition.

An external FET controller is provided to maintain a constant headroom and power dissipation for the LED driver under wide varying supply voltages. For proper operation without Fault trigger, the use of external FET is recommended.

The IS32LT3180 is offered in an eTSSOP-16 package.

#### FEATURES

- Output current programmable from 10mA to 75mA
- Tail duty cycle programmable from 1% to 95%
- Linear voltage regulator to minimize consumption in the device
- Low dropout voltage of 0.8V@35mA
- Slew rate control on each output for better EMI performance
- PWM logic level input selects between full brightness and PWM dimming levels
- FAULT reporting
- LED open/short circuit detection
- Input overvoltage protection
- STOP pin overcurrent protection
- Thermal rollback of output current
- Withstand 50V load dump
- AEC-Q100 qualification

#### APPLICATIONS

- Rear Combinational Lamp (RCL)
- Center High Mount Stop Light (CHMSL)
- Daytime running lamp
- Fog lamps
- Turn signal



## TYPICAL APPLICATION CIRCUIT

Figure 1 Typical Application Circuit



## **PIN CONFIGURATION**

| Package   | Pin Configuration (Top view)                                                                                                                                                                                                                                                                                                |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| eTSSOP-16 | OUT1       1        16       OUT2         VCC       2       15       OUT3         ERC       3       14       OUT4         FB       4       13       GND         PWM       5       12       OUT5         FAULT       6       11       OUT6         STOP       7       10       OUT7         TAIL       8        9       OUT8 |  |  |  |  |

#### **PIN DESCRIPTION**

| No.   | Pin         | Description                                                                                                                                              |
|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | OUT1        | Output current sink channel 1.                                                                                                                           |
| 2     | VCC         | Power input for the IC.                                                                                                                                  |
| 3     | ERC         | External regulator control output. Connects to the gate of an external PMOS FET operated in linear mode.                                                 |
| 4     | FB          | Reference input voltage for the external resistor divider (1.05V typical)                                                                                |
| 5     | PWM         | Digital logic input. Logic high to select full intensity (DC output current) and logic low (or floating) to select lower intensity (PWM output current). |
| 6     | FAULT       | Open drain fault flag. High impedance status to indicate LED open/short, STOP pin over current, over voltage, thermal rolloff conditions.                |
| 7     | STOP        | Output current sink level setting pin.                                                                                                                   |
| 8     | TAIL        | PWM duty cycle programming pin.                                                                                                                          |
| 9~12  | OUT8 ~OUT5  | Output current sink channel 8~5.                                                                                                                         |
| 13    | GND         | Ground connection for the IC.                                                                                                                            |
| 14~16 | OUT4 ~ OUT2 | Output current sink channel 4~2.                                                                                                                         |
|       | Thermal Pad | Connect to GND.                                                                                                                                          |



#### ORDERING INFORMATION Automotive Range: -40°C To +125°C

| Order Part No.     | Package              | QTY/Reel |  |
|--------------------|----------------------|----------|--|
| IS32LT3180-ZLA3-TR | eTSSOP-16, Lead-free | 2500     |  |

Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not

authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

b.) the user assume all such risks; and

c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances

a.) the risk of injury or damage has been minimized;



## ABSOLUTE MAXIMUM RATINGS

| VCC, ERC, PWM, FAULT, OUTx, FB                                  | -0.3 to 50V    |
|-----------------------------------------------------------------|----------------|
| TAIL, STOP                                                      | -0.3 to 5.5V   |
| OUTx current                                                    | 100mA          |
| Operating junction temperature, $T_J$                           | 150°C          |
| Storage temperature range, T <sub>STG</sub>                     | -55°C ~ +150°C |
| Operating ambient temperature range, $T_J = T_A$                | -40°C ~ +150°C |
| Package thermal resistance (Junction to ambient), $\theta_{JA}$ | 39.9°C/W       |
| Power dissipation, P <sub>D(MAX)</sub> (Note 2)                 | 2.5W           |
| ESD (HBM)                                                       | ±2kV           |
| ESD (CDM)                                                       | ±750V          |

#### Note 1:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note 2:** 

Detail information please refers to package thermal de-rating curve on Page 12.

#### **ELECTRICAL CHARACTERISTICS**

 $T_J = -40^{\circ}C \sim +150^{\circ}C$ ,  $V_{CC} = 6V \sim 16V$ ,  $R_{STOP} = 3.09k\Omega$ ,  $R_{TAIL} = 7.72k\Omega$ . (Note 3)

| Symbol               | Parameter                                                | Condition                                                                                                                                   | Min. | Тур. | Max. | Unit              |
|----------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------------|
| I <sub>cc</sub>      | Input current                                            | $I_{OUTx}$ =35mA, V <sub>CC</sub> =16V, 8 channels<br>T <sub>J</sub> = -40°C ~+125°C                                                        |      | 6.0  | 8.0  | mA                |
|                      |                                                          | T <sub>J</sub> = +150°C (Note 5)                                                                                                            |      | 4.5  |      |                   |
|                      | Maximum aink aurrant                                     | $T_{J} = -40^{\circ}C \sim +125^{\circ}C, V_{OUTx} = 1.2V$                                                                                  | 75   |      |      |                   |
| I <sub>OUT_MAX</sub> | Maximum sink current                                     | T <sub>J</sub> = +150°C (Note 5, 6)                                                                                                         |      | 25   |      | mA                |
| I <sub>OUTACC</sub>  | Sink current accuracy                                    | $I_{OUTx} = 35mA = (I_{OUT_MAX} + I_{OUT_MIN})/2$<br>$V_{OUTx} = 0.8V, T_J = -40^{\circ}C \sim +125^{\circ}C$<br>(Note 4, 6)                | -8   | 0    | 8    | %                 |
| Δl <sub>out</sub>    | Current matching                                         | 1-2×I <sub>ОUT</sub> /(I <sub>ОUT_MAX</sub> +I <sub>ОUT_MIN</sub> )<br>I <sub>ОUTx</sub> =35mA, Т <sub>J</sub> = -40°С ~+125°С              | -5   | 0    | 5    | %                 |
|                      |                                                          | T <sub>J</sub> = +150°C (Note 5, 6)                                                                                                         |      | ±7   |      |                   |
| ١L                   | Current leakage                                          | V <sub>OUTx</sub> =42V                                                                                                                      |      |      | 1    | μA                |
| L <sub>R</sub>       | Line regulation                                          | 6V< V <sub>CC</sub> <16V, 0.8V <v<sub>OUTx&lt;3V<br/>I<sub>OUTx</sub> = 35mA, 8 channels<br/>T<sub>J</sub> = -40°C ~+125°C (Note 6)</v<sub> |      | 0.6  | 4    | mA                |
| V <sub>OVP</sub>     | Overvoltage setback threshold                            | @99%I <sub>OUTx</sub><br>T <sub>J</sub> = -40°C ~+125°C (Note 6)                                                                            | 16   | 18.7 | 23   | V                 |
| I <sub>OSB</sub>     | Overvoltage setback current                              | V <sub>CC</sub> =20V<br>T <sub>J</sub> = -40°C ~+125°C (Note 6)                                                                             |      | 95   |      | %I <sub>OUT</sub> |
| I <sub>FSB</sub>     | FAULT reporting of setback<br>current                    | T <sub>J</sub> = -40°C ~+125°C (Note 6)                                                                                                     |      | 80   |      | %I <sub>OUT</sub> |
| V <sub>oc</sub>      | Open LED detection threshold                             |                                                                                                                                             | 0.3  | 0.4  | 0.5  | V                 |
| V <sub>TH</sub>      | Output disable threshold                                 |                                                                                                                                             |      | 100  | 250  | mV                |
| $V_{\text{SCR}}$     | Short LED detection threshold<br>for reduced LED Current |                                                                                                                                             | 3.2  | 3.6  | 4    | V                 |
| R <sub>cs</sub>      | Current slew rate                                        | I <sub>o∪Tx</sub> = 35mA, 10%~90%<br>T <sub>J</sub> = -40°C ~+125°C (Note 5)                                                                |      | 5    | 20   | mA/µs             |
|                      |                                                          | T <sub>J</sub> = +150°C (Note 5)                                                                                                            |      | 1    |      | 1                 |



#### **ELECTRICAL CHARACTERISTICS (CONTINUE)**

 $T_J = -40^{\circ}C \sim +150^{\circ}C$ ,  $V_{CC} = 6V \sim 16V$ ,  $\dot{R}_{STOP} = 3.09k\Omega$ ,  $R_{TAIL} = 7.72k\Omega$ . (Note 3)

| Symbol                  | Parameter                           | Condition                                                                                  | Min. | Тур. | Max. | Unit              |
|-------------------------|-------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|-------------------|
| T <sub>RS</sub>         | Thermal rollback start temperature  | I <sub>OUTx</sub> >95% of maximum value<br>(Note 5)                                        |      | 130  |      | °C                |
| $T_{SD}$                | Thermal shutdown<br>Threshold       | I <sub>OUTx</sub> has rolled off to 10% of<br>maximum value (Note 5)                       | 150  | 160  |      | °C                |
| $T_{SD_{HY}}$           | Thermal hysteresis                  | (Note 5)                                                                                   |      | 15   |      | °C                |
| I <sub>TFB</sub>        | FAULT reporting of thermal rollback | (Note 5)                                                                                   |      | 50   |      | %I <sub>OUT</sub> |
| $V_{FAULT}$             | FAULT pin voltage                   | Sink current = 5mA                                                                         |      | 0.1  | 0.2  | V                 |
| I <sub>LF</sub>         | FAULT pin input leakage current     | V <sub>FAULT</sub> = 20V                                                                   |      | 0.1  | 1    | μA                |
| $V_{\text{PWM}_{H}}$    | PWM high threshold                  |                                                                                            |      | 1.9  | 2.2  | V                 |
| $V_{PWM\_L}$            | PWM minimum threshold               |                                                                                            | 0.7  | 1.0  |      | V                 |
| $V_{\text{FB}}$         | FB regulation voltage               |                                                                                            | 0.95 | 1.05 | 1.15 | V                 |
| I <sub>ERC</sub>        | ERC drive current                   | V <sub>ERC</sub> ≥3V                                                                       | 5    | 6    |      | mA                |
| M                       | STOP pin output voltage             | T <sub>J</sub> = -40°C ~+125°C (Note 4)                                                    | 1.05 | 1.08 | 1.11 | - V               |
| V <sub>STOP</sub>       | STOP pill output voitage            | T <sub>J</sub> = +150°C (Note 5)                                                           |      | 0.45 |      |                   |
|                         | STOP pin current to $I_{OUTx}$      | (Note 4)                                                                                   |      | 100  |      | A/A               |
| $V_{TAIL}$              | TAIL pin output current             |                                                                                            | 90   | 100  | 110  | μA                |
|                         |                                     | Duty cycle set to 5%, V <sub>TAIL</sub> = 0.6V<br>T <sub>J</sub> = -40°C ~+125°C (Note 6)  | 3.5  | 5    | 6.5  | %                 |
|                         | PWM accuracy                        | Duty cycle set to 50%, $V_{TAIL} = 2.4V$<br>T <sub>J</sub> = -40°C ~+125°C (Note 6)        | 46   | 50   | 54   | %                 |
|                         |                                     | Duty cycle set to 80%, V <sub>TAIL</sub> = 3.6V<br>T <sub>J</sub> = -40°C ~+125°C (Note 6) | 70   | 80   | 90   | %                 |
| t <sub>on</sub>         | Turn-on delay                       | $V_{CC}$ =0V step to $V_{CC}$ =12V, the delay between 0.9× $V_{CC}$ with 0.9× $I_{OUTx}$   |      | 1    | 2    | ms                |
| t <sub>PWM</sub>        | PWM on delay                        | $V_{CC} = 12V V_{PWM} = 12V$ step to $V_{PWM} = 0V$                                        |      | 50   | 100  | μs                |
| <b>f</b> <sub>PWM</sub> | PWM frequency                       | V <sub>PWM</sub> = 0V                                                                      |      | 1    |      | kHz               |

**Note 3:** All parts are production tested at  $T_J = -40^{\circ}C \sim +150^{\circ}C$ , unless otherwise noted. Other temperature limits are guaranteed by design. **Note 4:** Accuracy of the STOP pin output voltage need not meet the specification so long as the output current accuracy specification over the full programmable current range can be guaranteed.

Note 5: Guaranteed by design.

Note 6: The output current please refers to Figure 9 at Page 7 when  $T_J$  is over 125°C.



### TYPICAL PERFORMANCE CHARACTERISTICS



Integrated Silicon Solution, Inc. – www.issi.com Rev.B, 01/01/2016







## FUNCTIONAL BLOCK DIAGRAM





### APPLICATION INFORMATION

The IS32LT3180 is an 8-channel linear current driver optimized to drive Rear Combination Lamp for automotive applications. A single input is used to select between two fully programmable intensity levels, one for the 'STOP' condition, and the other for the 'TAIL' condition. The full intensity 'STOP' condition is easily set using an external resistor,  $R_{STOP}$ . The lower intensity 'TAIL" condition is realized via a PWM of the output current, the duty cycle of which is easily programmed using an external resistor,  $R_{TAIL}$ .

IS32LT3180 also includes an integrated drive circuit for an external PMOS FET linear regulator for the case where the voltage across the LED loads must be accurately maintained to control power dissipation.

The ERC pin current ( $I_{ERC}$ ) flows through 1k $\Omega$  resistor ( $R_{GS}$ ) and generates a voltage across gate and source of PMOS FET. IS32LT3180 regulates this ERC current by sensing feedback reference voltage ( $V_{FB}$ ) to controls the  $R_{DS_ON}$  of PMOS FET and get the expected  $V_{STRING}$ , which is set by resistor divider  $R_{FB1}$  and  $R_{FB2}$ .

The integrated feedback reference is trimmed to be 9% accuracy, while the ERC pin current ( $I_{ERC}$ ) for the external regulator control can drive up to 6mA.

## PROGRAMMING THE OUTPUT CURRENT

A single programming resistor ( $R_{STOP}$ ) controls the maximum sink current for each LED channel. The STOP pin provides a reference voltage of 1.08V (Typ.). The programming resistor may be computed using the following Equation (1):

$$I_{OUT} = 100 \times \frac{1.08}{R_{STOP}} \tag{1}$$

)

The current which is drawn from the STOP pin is internally mirrored to each of the 8 outputs with a multiplication factor of 100A/A. Thus, an output current of 50mA would require a current to be drawn from STOP of 500 $\mu$ A, corresponding to an external programming resistance of 2.16k $\Omega$ .

#### **OVER CURRENT PROTECTION**

A 1mA current limiting on STOP pin limits the current which can be referenced from the STOP pin. Exceeding the STOP current limit will reduce the output current. This helps limit output current (brightness and power) for this fault. The current rolls off per the diagram (Figure 10) to prevent unexpected excessive power dissipation. When the current of STOP pin reaches 1mA, the FAULT pin will assert.

#### PROGRAMMING THE PWM DUTY CYCLE

The PWM duty cycle which determines the lower intensity TAIL condition, is also easily programmed

$$DC = \left(\frac{100\,\mu A \times R_{TAIL}}{4V} - 0.1\right) \times 100\%$$
 (2)

However, contrary to the STOP pin, and the TAIL pin supplies a constant current of 100 $\mu$ A. Internally, a sawtooth waveform with a peak value of 4.4V and a minimum value of 0.4V is compared to the voltage of the TAIL pin. The frequency of the sawtooth waveform is 1kHz resulting in a PWM signal of 1kHz at the programmed duty cycle. Thus, for example, a 50% duty cycle would require the reference voltage at TAIL to be 2.4V, corresponding to an external resistance value of 24k $\Omega$ .

The voltage comparison operation of the PWM duty cycle provides an alternative method of programming the duty cycle of the output current during a TAIL condition. Providing a DC input voltage to the TAIL pin from 0.4V to 4.4V programs the output duty cycle linearly from 0% to 100% duty cycle.

#### THERMAL ROLLBACK OF OUTPUT CURRENT

To protect the IC from damage due to high power dissipation, the temperature of the die is monitored. When the temperature of the die is below the thermal rollback start threshold of  $130^{\circ}C$  (Typ.), the output current maximum is the value set by the selection of  $R_{STOP}$ . When the die temperature is between the thermal rollback start threshold  $130^{\circ}C$  (Typ.) and the over temperature shutdown threshold  $160^{\circ}C$  (Typ.), the output current decreases linearly from the peak value to a target value of 10% of the maximum current occurring at the thermal shutdown temperature. During the rollback, the FAULT pin will assert this fault when the output current reaches  $50\% \times I_{OUT}$ .



Figure 13 Temperature Rise/Fall



## THERMAL SHUTDOWN

If the die temperature exceeds the thermal shutdown temperature of 160°C (Typ.) then the device is shutdown, and the sink current is shut off for all channels. After a thermal shutdown event, the die will not try to restart until the temperature of the die has reduced to less than 145°C (Typ.).

### INPUT VOLTAGE OVER VOLTAGE DETECTION

Automotive battery systems have wide variations in line supply voltage; depending on battery charge status. Low dropout is a key attribute for providing consistent LED light output at low line voltage. Unlike adjustable regulator based constant current source schemes where the set point resistor resides in the load path, the IS32LT3180's set point resistor lies outside the LED load path, and aids in the low dropout capability.

Current limit is employed during high voltage. During a current limit event, the drive current is linearly reduced to  $70\% \times I_{OUT}$  resulting in lower power dissipation on the IC. This occurs during high battery voltage ( $V_{CC} > 16V$ ). In this way the IS32LT3180 can operate in extreme conditions and still provide a controlled level of light output. The overvoltage condition is asserted on the FAULT pin as the drive current reaches  $80\% \times I_{OUT}$ . Reference Figure 14 and 15 for power limiting behavior.





Figure 15 IC Power

#### OUTPUT CURRENT SLEW RATE CONTROL

To minimize the effects of EMI, the output current rise and fall time is controlled. The slew rate control circuitry is designed to control the rise time, 10% to 90% and fall time 90% to 10% at  $5mA/\mu s$  (Typ.).

#### **OPEN LED DETECTION**

Each of the outputs of the IS32LT3180 is monitored for an output voltage of less than 400mV (Typ.). If any of the output voltages drops below the threshold voltage, the fault register is triggered and the FAULT pin is asserted.

During normal operation, it is possible that current may still be flowing in the output LED string even if the output voltage of the IC falls below the open LED detect threshold ( $V_{OC}$ )– for example, if the LED string remains intact, but the supply voltage dips momentarily. In this case, the FAULT pin would assert then de-assert when the output voltage returns to the nominal value.

#### **OUTPUT DISABLE DETECTION**

As IS32LT3180 powers up, the device will check OUTx pin of each channel to see if it is connected to GND. If any channel is connected to GND (disable typical threshold is 100mV), the fault diagnostic function will ignore the fault of this channel. To prevent a trigger fault assertion, when less than 8 channels are used, the unused OUTx pins must be connected to GND to disable these channels.

#### SHORT LED DETECTION

If there is a condition where some or all of the LEDs on a channel become short circuited, the voltage on the channel output can reach the supply voltage, and therefore the power dissipation of that channel will arise due to V×I thermal dissipation. In this case, the device will automatically try to protect itself by quickly lowering the current of the channel(s), whose voltage on the channel output pin(s) rises above 3.6V, to  $30\% \times I_{OUT}$ . The FAULT pin will assert. If the voltage returns to the lower region, the current in the output driver will return to the set value and FAULT pin de-asserts.

Note: to avoid the false short LED protection, the external PFET architecture is essential for the automotive application, due to its wide varying battery supply voltage.



#### Table 1 Iout and FAULT State at Different PWM

| 6V< V <sub>cc</sub> <16V |               |                                                          |             |  |  |  |
|--------------------------|---------------|----------------------------------------------------------|-------------|--|--|--|
| PWM<br>Pin               | LED<br>String | Ι <sub>ουτ</sub>                                         | FAULT       |  |  |  |
|                          | Normal        | $100 \times \frac{1.08}{R_{STOP}}$                       | De-asserted |  |  |  |
| > 2.2V                   | Open          | 0A                                                       | Asserted    |  |  |  |
|                          | Short         | $100 \times \frac{1.08}{R_{STOP}} \times 30\%$           | Asserted    |  |  |  |
|                          | Normal        | $100 \times \frac{1.08}{R_{STOP}} \times DC$             | De-asserted |  |  |  |
| < 0.7V                   | Open          | 0A                                                       | Asserted    |  |  |  |
|                          | Short         | $100 \times \frac{1.08}{R_{STOP}} \times 30\% \times DC$ | Asserted    |  |  |  |

DC = Duty cycle of PWM as set by  $R_{TAIL}$ .

#### EXTERNAL REGULATOR CONTROL PIN

An external PMOS can be used to protect the IS32LT3180 from damage due to large voltage variation from the input voltage, or the LED string forward voltage. The external PMOS FET is used as a linear voltage regulator to help minimize the power dissipated in the OUTx channels.

The operation can be selected by connecting a resistive voltage divider to the FB pin (as shown in the Figure 1 typical operating schematic). This enables the ERC pin output to linearly drive the PMOS FET and regulate the  $V_{\text{STRING}}$  voltage so the FB voltage is maintained at 1.05V (Typ.).

#### FEEDBACK VOLTAGE SETTING

V<sub>STRING</sub> should be set to a level to allow proper operation of the IC without detecting an open LED (0.5V max on OUTx) and to keep power to the IC at reduced levels below the 130°C (Typ.) thermal rollback temperature threshold limit. Reducing die temperature will depend on printed circuit board composition, PCB size, thermal via number and placement, module component placement, and air flow.

 $V_{\text{STRING}}$  can only be adjusted with an external PMOS FET and it is set using resistors  $R_{FB1}$  and  $R_{FB2}$  (refer to Figure 1) as following Equation (3):

$$V_{STRING} = V_{FB} \times \left(\frac{R_{FB1}}{R_{FB2}} + 1\right)$$
(3)

This simplifies to an equation for  $R_{FB1}$ .

$$R_{FB1} = \frac{R_{FB2} \left( V_{STRING} - V_{FB} \right)}{V_{FB}} \tag{4}$$

And,  $V_{STRING} = V_{OUTx} + V_{LED}$  (5)

The recommended R<sub>FB2</sub> is  $1k\Omega$ . V<sub>LED</sub> is the total V<sub>F</sub>. It should remain sufficient V<sub>OUTx</sub> to insure the current sink operation. Please refer to Figure 11 and 12 to set a proper V<sub>OUTx</sub>.

#### FAULT OUTPUT OPERATION

Any channel which encounters an open or short LED condition will be asserted by the FAULT pin. Typically this condition is encountered during a STOP or TAIL condition then the fault condition will be detected and the fault signal asserted. When the RCL is in neither STOP nor TAIL condition, the circuit is powered down, and thus the signal is cleared. Upon re-entering either the STOP or TAIL condition, the fault signal will reassert if the fault condition still exists, or, if the fault condition has been cleared, FAULT pin will not re-assert.

Exceeding the STOP pin current limiting 1mA will reduce the output current to 30mA and the FAULT pin will assert (refer to Figure 10).

In overvoltage detection, when the line supply voltage exceeds the overvoltage setback threshold (minimum is 16V), the drive current will be linearly decreased to  $70\% \times I_{OUT}$ , which is proportional to supply voltage. The FAULT pin asserts as the drive current reach  $80\% \times I_{OUT}$  and de-assert as return above  $80\% \times I_{OUT}$ .

FAULT assertion due to the die temperature exceeding that of the thermal rollback start threshold is not latched. When the die temperature exceeds the thermal rollback threshold  $130^{\circ}$ C (Typ.) and output current linearly decreases to  $50\% \times I_{OUT}$ , the FAULT signal will be asserted, and remain asserted until the output current returns above  $50\% \times I_{OUT}$ , at which time, the FAULT pin will de-assert.

In all cases, if the device is powered down during the time when the FAULT signal is asserted, the FAULT pin is reset. Reapplying power to the circuit after this has occurred will cause the FAULT pin to operate as normal in accordance with the conditions described above.



#### Table 2 Fault Assertion

| Fault Type             | Asserted Condition                                                                           | Output Driver Action                                                                                                                             | FAULT Pin                                                                        | Fault Recovering                                                                       |
|------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Open LED               | Any of the OUTx pin voltages<br>drops below than open LED<br>voltage threshold 400mV (Typ.). | All channels keep on state.                                                                                                                      | High impedance status                                                            | The FAULTB pin pulls low when $V_{OUTx}$ returns above the open LED detect threshold.  |
| Short LED              | LED detect threshold 3.6V                                                                    | The current of the channel(s),<br>whose voltage on the channel<br>output pin(s) rises above 3.6V,<br>will be decreased to 30%×I <sub>OUT</sub> . | High impedance status                                                            | The FAULTB pin pulls low when $V_{OUTx}$ returns below the short LED detect threshold. |
| Short STOP<br>pin      | STOP pin current exceeds 1mA<br>(Typ.).                                                      | The output current of all channels rolls off per the diagram (Figure 10).                                                                        | High impedance status                                                            | The FAULTB pin pulls low when<br>STOP pin current is lower than 1mA<br>(Typ.).         |
| Overvoltage<br>VCC pin | VCC voltage exceeds<br>overvoltage setback threshold<br>18.7V (Typ.).                        | is linearly reduced to 70%xlaure                                                                                                                 | High impedance status<br>as the output current<br>reaches 80%×I <sub>OUT</sub> . | The FAULTB pin pulls low when the output current returns above 80%×I <sub>OUT</sub> .  |
| Thermal<br>Rollback    | The die temperature exceeds the thermal rollback threshold 130°C (Typ.).                     | The output current of all channels linearly decreases to 10%×I <sub>OUT</sub> per the die temperature.                                           | High impedance status<br>as the output current<br>reaches 50%×I <sub>OUT</sub> . | The FAULTB pin pulls low when the output current returns above 50%×I <sub>OUT</sub> .  |

#### THERMAL DISSIPATION

The package thermal resistance,  $\theta_{JA}$ , determines the amount of heat that can pass from the silicon die to the surrounding ambient environment. The  $\theta_{JA}$  is a measure of the temperature rise created by power dissipation and is usually measured in degree Celsius per watt (°C/W). The junction temperature, T<sub>J</sub>, can be calculated by the rise of the silicon temperature,  $\Delta T$ , the power dissipation on IS32LT3180, P<sub>3180</sub>, and the package thermal resistance,  $\theta_{JA}$ , as in Equation (6):

$$P_{3180} = V_{CC} \times I_{CC} + \sum_{x=1}^{8} V_{OUTx} \times I_{OUTx}$$
(6)

and,

$$T_J = T_A + \Delta T = T_A + P_{3180} \times \theta_{JA}$$
(7)

Where,  $V_{CC}$  is the supply voltage,  $V_{OUTx}$  is the voltage across OUTx pin to GND,  $I_{OUTx}$  is the sink current of each LED string and  $T_A$  is the ambient temperature.

When operating the device at high ambient temperatures, or when driving high load current, care must be taken to avoid exceeding the package power dissipation limits. The maximum power dissipation can be calculated using the following Equation (8):

$$P_{D(MAX)} = \frac{125^{\circ}C - 25^{\circ}C}{\theta_{JA}}$$
(8)

So, 
$$P_{D(MAX)} = \frac{125^{\circ}C - 25^{\circ}C}{39.9^{\circ}C/W} \approx 2.5W$$
 (9)

Figure 16, shows the power derating of the IS32LT3180 on a JEDEC boards (in accordance with JESD 51-5 and JESD 51-7) standing in still air.



Figure 16 Dissipation Curve

With the linear voltage regulator, IS32LT3180 will regulate the PMOS FET to keep V<sub>STRING</sub> voltage constant, that can be set by resistor divider R<sub>FB1</sub> and R<sub>FB2</sub>. So even though the supply voltage V<sub>CC</sub> has some variation, the power dissipation on IS32LT3180 will be constant.

$$V_{OUTx} = V_{STRING} - V_{LEDSx}$$
(10)

And, 
$$P_{3180} = V_{CC} \times I_{CC} + \sum_{x=1}^{8} V_{OUTx} \times I_{OUTx}$$
 (11)

Where,  $V_{\text{LEDSx}}$  is the total forward voltage of each LED string.

The power dissipation on the external PFET MOS can be calculated by the following Equation (12):

$$P_{FET} = \sum_{x=1}^{8} (V_{CC} - V_{STRING}) \times I_{OUTx}$$
(12)



When designing the Printed Circuit Board (PCB) layout, double-sided PCB with a copper area of a few square millimeters on each side of the board directly under the IS32LT3180 (eTSSOP-16 package) and PMOS FET must be used. Multiple thermal vias, as shown in Figure 17, will help to conduct heat from the exposed pad of the IS32LT3180 and PMOS FET to the copper on each side of the board. The thermal resistance can be further reduced by using a metal substrate or by adding a heat sink.

| • |  |
|---|--|
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |

Figure 17 Board Via Layout For Thermal Dissipation



#### **CLASSIFICATION REFLOW PROFILES**

| Profile Feature                                                                                    | Pb-Free Assembly                 |
|----------------------------------------------------------------------------------------------------|----------------------------------|
| Preheat & Soak<br>Temperature min (Tsmin)<br>Temperature max (Tsmax)<br>Time (Tsmin to Tsmax) (ts) | 150°C<br>200°C<br>60-120 seconds |
| Average ramp-up rate (Tsmax to Tp)                                                                 | 3°C/second max.                  |
| Liquidous temperature (TL)<br>Time at liquidous (tL)                                               | 217°C<br>60-150 seconds          |
| Peak package body temperature (Tp)*                                                                | Max 260°C                        |
| Time (tp)** within 5°C of the specified classification temperature (Tc)                            | Max 30 seconds                   |
| Average ramp-down rate (Tp to Tsmax)                                                               | 6°C/second max.                  |
| Time 25°C to peak temperature                                                                      | 8 minutes max.                   |



Figure 18 Classification Profile



#### PACKAGE INFORMATION

#### eTSSOP-16





#### RECOMMENDED LAND PATTERN



#### Note:

1. Land pattern complies to IPC-7351.

2. All dimensions in MM.

3. This document (including dimensions, notes & specs) is a recommendation based on typical circuit board manufacturing parameters. Since land pattern design depends on many factors unknown (eg. user's board manufacturing specs), user must determine suitability for use.



## **REVISION HISTORY**

| Revision | Detail Information                                            | Date       |
|----------|---------------------------------------------------------------|------------|
| А        | Initial release                                               | 2015.12.01 |
| В        | 1. Remove Figure 2<br>2. Add a statement and note description | 2016.01.01 |